

### ECOLE SUPÉRIEURE POLYTECHNIQUE INTERNATIONALE PRIVÉE DE SFAX

# **Chapter 3**

## **Combinational circuits**

**Dr. Eng. Yasmine KOUBAA**PhD in electrical engineering

Digital circuits and computer architecture

Academic year 2023-204

#### Introduction

Combinational circuit is a circuit in which we combine the different gates in the circuit, for example encoder, decoder, multiplexer and demultiplexer. Some of the characteristics of combinational circuits are following:

- The output of combinational circuit at any instant of time, depends only on the levels present at input terminals.
- The combinational circuit do not use any memory. The previous state of input does not have any effect on the present state of the circuit.
- A combinational circuit can have an n number of inputs and m number of outputs.



#### **Decoder and Encoder**

- The encoders and decoders play an essential role in digital electronics projects;
- Encoders and decoders are combinational circuits that used to convert data from one form to another form.
- These are frequently used in communication system such as telecommunication, networking, etc.. to transfer data from one end to the other end.
- Similarly, in the digital domain, for easy transmission of data, it is often encrypted or placed within codes, and then transmitted. At the receiver, the coded data is decrypted or gathered from the code and is processed in order to be displayed or given to the load accordingly.

#### **Decoder**

- The process of taking some type of code and determining what it represents in terms of a recognizable number or character is called decoding.
- A decoder is a combinational logic circuit that performs the decoding function, and produce an output that indicates the (meaning) of the input code.
- A decoder is a combinational circuit. It has n input and to a maximum  $m=2^n$  outputs



Block diagram of decoder

- Exactly one output will be active for each input combination
- Examples of Decoders are Code converters, BCD to seven segment decoders and Nixie tube decoders

#### **Decoder**

#### 2 to 4 Line Decoder

- A and B are the two inputs where  $D_0$ ,  $D_1$ ,  $D_2$ ,  $D_3$  are the four outputs.
- Truth table explains the operations of a decoder. It shows that each output is 1 for only a specific combination of inputs.

### **Block diagram**



#### **Truth table**

| Inp | Input |                | Output |                |    |
|-----|-------|----------------|--------|----------------|----|
| Α   | В     | D <sub>0</sub> | D1     | D <sub>2</sub> | Dз |
| 0   | 0     | 1              | 0      | 0              | 0  |
| 0   | 1     | 0              | 1      | 0              | 0  |
| 1   | 0     | 0              | 0      | 1              | 0  |
| 1   | 1     | 0              | 0      | 0              | 1  |

$$D_0 = \bar{A}\bar{B}$$

$$D_1 = A\bar{B}$$

$$D_2 = \bar{A}B$$

$$D_3 = AB$$

## Decoder



$$D_0 = \bar{A}\bar{B}$$

$$D_1 = A\bar{B}$$

$$D_2 = \bar{A}B$$

$$D_3 = AB$$

2-to-4-Decoder Circuit

- Encoder is a combinational circuit which is designed to perform the inverse operation of the decoder.
- An encoder has maximum of  $2^n$  number of input lines and n number of output lines.
- An encoder produces an n bit binary code corresponding to the digital input number.
- The encoder accepts an  $2^n$  input digital word and converts it into an n bit another digital word.



#### Block diagram of encoder

- Only one of the inputs can be active '1' in order to get the respective binary code at the output.
- Examples of Encoders are following: Decimal to BCD encoder, Octal to binary encoder, Hexadecimal to binary encoder

#### 4-to-2 Encoder

• Let 4 to 2 Encoder has four inputs Y<sub>3</sub>, Y<sub>2</sub>, Y<sub>1</sub> & Y<sub>0</sub> and two outputs A<sub>1</sub> & A<sub>0</sub>.



The block diagram of 4-to-2 Encoder

• At any time, only one of these 4 inputs can be '1' in order to get the respective binary code at the output

#### Truth table of 4 to 2 encoder

| Input      |            |    |    | Output |    |  |
|------------|------------|----|----|--------|----|--|
| <b>Y</b> 3 | <b>Y</b> 2 | Y1 | Yo | A1     | Α0 |  |
| 0          | 0          | 0  | 0  | Х      | Х  |  |
| 0          | 0          | 0  | 1  | 0      | 0  |  |
| 0          | 0          | 1  | 0  | 0      | 1  |  |
| 0          | 1          | 0  | 0  | 1      | 0  |  |
| 1          | 0          | 0  | 0  | 1      | 1  |  |

## K-map for A1

| V1V0<br>V3V2      | 00 | 01 | 11 | 10 |  |
|-------------------|----|----|----|----|--|
| <u>y3y2</u><br>00 | X  | 0  | Х  | 0  |  |
| 01                | 1  | Х  | Х  | Х  |  |
| 11                | X  | X  | X  | Х  |  |
| 10                | 1  | Х  | Х  | Х  |  |

 $\overline{A_1} = y_2 + y_3$ 

## K-map for A0

| y1y0<br>y3y2 | 00 | 01 | 11_ | 10 |
|--------------|----|----|-----|----|
| 00           | Х  | 0  | X   | 1  |
| 01           | 0  | Х  | X   | х  |
| 11           | Х  | Х  | X   | Х  |
| 10           | 1  | Х  | X   | X  |

$$A_0 = y_1 + y_3$$

• From Truth table, we can write the **Boolean functions** for each output as:

$$A_1 = Y_2 + Y_3$$
  $A_0 = Y_1 + Y_3$ 

• We can implement the above two Boolean functions by using two input OR gates.



The circuit diagram of 4 to 2

#### **Drawbacks of Encoder**

• If more than one input is active High, then the encoder produces an output, which may not be the correct code. For example, if both Y1 and Y2 are '1', then the encoder produces 11 at the output. This is neither equivalent code corresponding to Y1, when it is '1' nor the equivalent code corresponding to Y2, when it is '1'.



• So, to overcome these difficulties, we should assign priorities to each input of encoder. Then, the output of encoder will be the binary code corresponding to the active High inputs, which has higher priority. This encoder is called as **priority encoder**.

### **Priority Encoder**

- A 4 to 2 priority encoder has four inputs Y3, Y2, Y1 & Y0 and two outputs A1 & A0.
- Here, the input, Y3 has the highest priority, whereas the input, Y0 has the lowest priority.
- In this case, even if more than one input is '1' at the same time, the output will be the binary code corresponding to the input, which is having higher priority.

| Input      |            |    |    | Output |    |  |
|------------|------------|----|----|--------|----|--|
| <b>Y</b> 3 | <b>Y</b> 2 | Y1 | Yo | A1     | A0 |  |
| 0          | 0          | 0  | 0  | Х      | Х  |  |
| 0          | 0          | 0  | 1  | 0      | 0  |  |
| 0          | 0          | 1  | Х  | 0      | 1  |  |
| 0          | 1          | X  | Х  | 1      | 0  |  |
| 1          | Х          | X  | Х  | 1      | 1  |  |



Truth table of 4 to 2 priority encoder

## **Priority Encoder**

## K-map for A1

| V1V0<br>V3V2 | 00 | 01 | 11 | 10 |
|--------------|----|----|----|----|
| y3y2<br>00   | X  | 0  | 0  | 0  |
| 01           | 1  | 1  | 1  | 1  |
| 11           | 1  | 1  | 1  | 1  |
| 10           | 1  | 1  | 1  | 1  |





## K-map for A0

| y1y0<br>y3y2 | 00 | 01 | 11 | 10 |
|--------------|----|----|----|----|
| 00           | Х  | 0  | 1  | 1  |
| 01           | 0  | 0  | 0  | 0  |
| 11           | 1  | 1  | 1  | 1  |
| 10           | 1  | 1  | 1  | 1  |



### **Multiplexer and Demultiplexer**

- The multiplexers and demultiplexers are digital electronic devices that are used to control applications.
- A simple data transmission system can be implemented using a multiplexer and a demultiplexer in conjunction with an interconnecting single line link.
- Such a system can result in a significant reduction in the number of lines required to transmit the data.

- A multiplexer (MUX) is a combinational circuit that has
  - $-2^n$  data inputs
  - -n control inputs
  - A single output
- The control inputs select which data inputs to be connected to the output
- Since there are 'n' selection lines(control inputs), there will be  $2^n$  possible combinations of zeros and ones. So, each combination will select only one data input.
- Multiplexer is also called as Mux.

### 2 data input MUX and switching analog



- When the control input A is 0, data input I0 will be connected to the output Z (i.e. Z=I0)
- When A=1 we will have Z=I1.
- The logic equation of 2-to-1 Mux is:

$$Z = \bar{A}I_0 + AI_1$$

| Α | Z     |
|---|-------|
| 0 | $I_0$ |
| 1 | $I_1$ |

## 4 data input Mux



$$\begin{array}{c|cccc} S_1 & S_0 & O \\ \hline 0 & 0 & I_0 \\ 0 & 1 & I_1 \\ 1 & 0 & I_2 \\ 1 & 1 & I_3 \\ \hline \end{array}$$

$$O = I_0 \overline{S_1} \overline{S_0} + I_1 S_0 \overline{S_1} + I_2 S_1 \overline{S_0} + I_3 S_1 S_0$$

## 4 data input Mux implementation





Multiplexers: 4-to-1, 8-to-1 and 2n-to-1 Mux

- De-Multiplexer is a combinational circuit that performs the reverse operation of Multiplexer. It receives
  one input and distributes it over several outputs.
- It has single input, 'n' selection lines and maximum of  $2^n$  outputs.
- The input will be connected to one of these outputs based on the values of selection lines.
- Since there are 'n' selection lines, there will be  $2^n$  possible combinations of zeros and ones. So, each combination can select only one output.
- De-Multiplexer is also called as De-Mux.

### 1x4 De-Multiplexer

• 1x4 De-Multiplexer has one input I, two selection lines, s1 & s0 and four outputs Y3, Y2, Y1 &Y0.



The single input 'I' will be connected to one of the four outputs, Y3 to Y0 based on the values of selection lines s1 & s0.

• The Truth table of 1x4 De-Multiplexer is shown below:

| Selectio | Selection Inputs |                | Outputs        |                |                |  |
|----------|------------------|----------------|----------------|----------------|----------------|--|
| $S_1$    | S <sub>0</sub>   | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |  |
| 0        | 0                | 0              | 0              | 0              | 1              |  |
| 0        | 1                | 0              | 0              | I              | 0              |  |
| 1        | 0                | 0              | I              | 0              | 0              |  |
| 1        | 1                | I              | 0              | 0              | 0              |  |

• From the above Truth table, we can directly write the Boolean functions for each output as:

$$Y_3 = S_1 S_0 I$$

$$Y_3 = S_1 S_0 I \qquad Y_2 = S_1 \overline{S_0} I \qquad Y_1 = \overline{S_1} S_0 I$$

$$Y_1 = \overline{S_1} S_0 I$$

$$Y_0 = \overline{S_1} \overline{S_0} I$$

• We can implement these Boolean functions using Inverters & 4-input AND gates.

### The circuit diagram of 1x4 De-Multiplexer



• Similarly, you can implement 1x8 De-Multiplexer and 1x16 De-Multiplexer by following the same procedure.



### **Half Adder**

### Truth table

| Inp | out | Out | put |
|-----|-----|-----|-----|
| A0  | В0  | S0  | R0  |
| 0   | 0   | 0   | 0   |
| 0   | 1   | 1   | 0   |
| 1   | 0   | 1   | 0   |
| 1   | 1   | 0   | 1   |

### Boolean equations of the ouputs

$$S_0 = \overline{A_0}B_0 + A_0\overline{B_0} = A_0 \oplus B_0$$

$$R_0 = A_0B_0$$



#### **Full Adder**

| Input |    |      | Output |    |  |
|-------|----|------|--------|----|--|
| An    | Bn | Rn-1 | Sn     | Rn |  |
| 0     | 0  | 0    | 0      | 0  |  |
| 0     | 0  | 1    | 1      | 0  |  |
| 0     | 1  | 0    | 1      | 0  |  |
| 0     | 1  | 1    | 0      | 1  |  |
| 1     | 0  | 0    | 1      | 0  |  |
| 1     | 0  | 1    | 0      | 1  |  |
| 1     | 1  | 0    | 0      | 1  |  |
| 1     | 1  | 1    | 1      | 1  |  |

$$S_{\underline{n}} = \overline{A_{n}} \, \overline{B_{n}} \, R_{n-1} + \overline{A_{n}} B_{n} \overline{R_{n-1}} + A_{n} \overline{B_{n}} \, \overline{R_{n-1}} + A_{n} B_{n} R_{n-1}$$

$$= \overline{A_{n}} \, (\overline{B_{n}} \, R_{n-1} + B_{n} \overline{R_{n-1}}) + A_{n} (\overline{B_{n}} \, \overline{R_{n-1}} + B_{n} R_{n-1})$$

$$= \overline{A_{n}} (B_{n} \oplus R_{n-1}) + A_{n} (\overline{B_{n}} \oplus R_{n-1}) = A_{n} \oplus B_{n} \oplus R_{n-1}$$

$$\begin{split} R_n &= \overline{A_n} B_n R_{n-1} + A_n \overline{B_n} R_{n-1} + A_n B_n \overline{R_{n-1}} + A_n B_n R_{n-1} \\ &= R_{n-1} (\overline{A_n} B_n + A_n \overline{B_n}) + A_n B_n = R_{n-1} (A_n \bigoplus B_n) + A_n B_n \end{split}$$

## **Addition of two 4 bits numbers**

